- 精华
- 0
- 帖子
- 244
- 威望
- 0 点
- 积分
- 247 点
- 种子
- 0 点
- 注册时间
- 2006-11-2
- 最后登录
- 2020-1-8
|
发表于 2006-11-19 14:36 · 北京
|
显示全部楼层
详细的说明,支持。
其实Sony也许可能会在去掉EE+GS的那次主板改型时加上内存扩充槽,
或者出个 PlayStation 3 Special Edition for Linux。
Cell本身支持的内存在64M-64GB之间。
1.2.3 Memory Interface Controller
The on-chip Memory Interface Controller (MIC) provides the interface between the EIB and physical
memory. It supports one or two Rambus Extreme Data Rate (XDR) memory interfaces, which
together support between 64 MB and 64 GB of XDR DRAM memory.
Memory accesses on each interface are 1 to 8, 16, 32, 64, or 128 bytes, with coherent memoryordering.
Up to 64 reads and 64 writes can be queued. The resource-allocation token manager
provides feedback about queue levels.
The MIC has multiple software-controlled modes, including fast-path mode (for improved latency
when command queues are empty), high-priority read (for prioritizing SPE reads in front of all
other reads), early read (for starting a read before a previous write completes), speculative read,
and slow mode (for power management). The MIC implements a closed-page controller (bank
rows are closed after being read, written, or refreshed), memory initialization, and memory scrubbing.
The XDR DRAM memory is ECC-protected, with multi-bit error detection and optional single-bit
error correction. It also supports write-masking, initial and periodic timing calibration, dynamic
width control, sub-page activation, dynamic clock gating, and 4, 8, or 16 banks. |
|